모바일 메뉴 닫기
 

연구

Research & Laboratory

제목
세미나 [01/09] Toward ultra-efficient computing on chip: multi-level approach and design examples
작성일
2016.12.27
작성자
최고관리자
게시글 내용

< BK21 플러스 BEST 정보기술 사업단 세미나 개최 안내 >

 

개최일시 : 2017 01 09일 월요일 11:00 ~ 12:00

개최장소 : 3공학관 C716

세미나 제목 : Toward ultra-efficient computing on chip: multi-level approach and design examples

발표초록 : As CMOS technology has advanced considerably in the last few decades, various computing platforms have been implemented across different application areas due to reduced area and power consumption. But CMOS technology scaling started to slow down recently, which translates to the end of (somewhat) easy efficiency improvements. In addition, expanding application of recently introduced data processing algorithms such as deep learning is making the design issues even worse because of incomparably larger computational requirements.

Voltage scaling is one of the most promising power saving techniques due to quadratic switching power reduction effect, making it necessary feature for even high-end processors. However, deep voltage scaling incurs unavoidable performance degradation as well as enlarged variability, and hence must be accompanied by other efficiency and performance boosting techniques. In this talk, a systematic energy-aware design approach will be described. Considering prominent leakage and larger PVT variability in low operating voltages, multi-level energy saving techniques to be described are applied to key building blocks in energy-constrained applications: architecture study, algorithm-architecture co-optimization, and robust yet low-power memory design. Several design examples based on this approach including a face recognition accelerator demonstrate >10× power savings than state-of-the-art. Finally, possible future directions for extremely efficient computing platform will be discussed.

 

강연자 전동석 교수/ 서울대학교

초청자 전기전자공학과 교수 김태욱